# A 75-MHz Continuous-Time Sigma–Delta Modulator Employing a Broadband Low-Power Highly Efficient Common-Gate Summing Stage

Carlos Briseno-Vidrios, *Member, IEEE*, Alexander Edward, *Member, IEEE*, Ayman Shafik, *Member, IEEE*, Samuel Palermo, *Member, IEEE*, and Jose Silva-Martinez, *Fellow, IEEE* 

Abstract—A wide-bandwidth (BW) power-efficient continuoustime  $\Sigma \Delta$  modulator (CT $\Sigma \Delta M$ ) is presented. The modulator introduces a third-order filter implemented with a lossless integrator and a multiple-feedback single-amplifier biquadratic filter with embedded loop stability compensation. An active summing block is implemented by employing a common-gate current buffer followed by a transimpedance amplifier. This combination relaxes the specification requirements of the operational amplifier by making its required BW independent of the closed-loop gain. The proposed technique achieves optimum BW with reduced power consumption, making it functional for over gigahertz operation. Fabricated in a standard 40-nm CMOS technology, and clocked at 3.2 GHz, the CTΣΔM achieves a signal-to-noiseand-distortion ratio of 65.5 dB over 75-MHz BW while consuming 22.8 mW of power. The obtained Walden's figure of merits is 98 fJ/conv-step.

Index Terms—Analog-to-digital converters (ADCs), broadband ADCs, current buffer, low power, oversampling ADCs, sigmadelta modulators, single amplifier biquad (SAB), transimpedance amplifiers (TIAs).

#### I. INTRODUCTION

H data rates required for emerging wireless standards demand continuous-time  $\Sigma \Delta$  modulators (CTΣΔMs) with a bandwidth (BW) higher than 20 MHz [1]–[10], which correspondingly increases the modulator's power consumption. Among other challenges, the increased power consumption due to higher loop filter requirements is one of the most critical one. In order to address this issue, filter architectures based on single amplifier biquad (SAB) realizations have been previously proposed to reduce static power [11]–[13]. However, architectures that implement excess loop delay (ELD) compensation with a fast path around the quantizer demand more power consumption from the operational amplifiers (OpAmps).

Manuscript received May 30, 2016; revised July 22, 2016 and October 15, 2016; accepted November 21, 2016. Date of publication December 30, 2016; date of current version March 3, 2017. This work was supported in part by the National Science Foundation under Grant NSF-1404890.

C. Briseno-Vidrios and A. Shafik were with the Department of Electrical and Computer Engineering, Texas A&M University, College Station, TX 77840 USA. They are now with Silicon Laboratories, Inc., Austin, TX 78701 USA (e-mail: cj.briseno.v@gmail.com).

A. Edward was with the Department of Electrical and Computer Engineering, Texas A&M University, College Station, TX 77840 USA. He is now with Intel Corporation, Hillsboro, OR 97124 USA.

S. Palermo and J. Silva-Martinez are with the Department of Electrical and Computer Engineering, Texas A&M University, College Station, TX 77840 USA.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2016.2634700

Feedforward (FF)  $CT\Sigma \Delta Ms$  are the architectures of choice for low-power implementations. However, the use of an active summing amplifier required for the realization of the FF coefficients paths and ELD compensation path [14] is not very attractive due to the excessive power required by the OpAmp. To overcome this drawback, the use of passive networks for the implementation of the FF paths and ELD compensation path has been recently implemented [2], [6]. Even though a passive summing network enables high operating frequencies, the lack of an active summing amplifier limits the FF paths coefficients to be less than unity. Reference [2] uses capacitors to implement the FF paths; the coefficient value is defined by the ratio of an FF capacitor and the total capacitance at the quantizer input. Therefore, the FF coefficients are less than unity, then demanding more gain and signal swing at the output of the filter OpAmps to compensate for the FF coefficient value. Moreover, the use of a current steering digitalto-analog coverter (DAC) becomes more challenging due to the lack of a true OpAmp virtual ground to inject the current. Dong et al. [6] present similar characteristics as [2] with the difference that the passive summing node is implemented employing resistors and capacitors to increase system BW. Alternatively, digital compensation can also be embedded in the quantizer [15], [16] to eliminate the summing node. However, this increases the signal swing at the quantizer input by one plus the gain of the feedback ELD coefficient, thereby burdening the linearity of the OpAmp driving the quantizer, and limiting signal-to-noise ratio (SNR). Moreover, if a loop filter topology without a summing amplifier is desired, the zero-order path can be implemented using differentiated DACs at the input of the last integrator [17]. This solution requires two fast path DACs to perform the differentiation. Finally, lead compensation can be used to implement the zeroth-order path [7], [8]. However, due to the increase of extra paths at the input of the last integrator, the power consumption from the last OpAmp is similar or larger than the power of the first OpAmp.

Previous efforts intended to reduce the power consumption of the summing amplifier by increasing its feedback factor have been made earlier. Reference [18] implemented the FF coefficients using GM-cells in order to reduce the effect of loading from resistors in both loop filter and summing amp. However, this approach requires extra power consumption and silicon area for the GM-cells, and for high operating frequencies, the power reduction on the summing amp is overshadow by the power consumption required by the



Fig. 1. Proposed architecture for the third-order 4-b  $CT\Sigma \Delta M$ .

GM-cells. Reference [19] proposed the replacement of the traditional summing amp and voltage mode quantizer by a common gate buffer and a current-mode quantizer. The current buffer collects the current generated by the FF resistors and fast path DAC, and it passes the collected current into a current mirror that amplifies and copies the current for further comparison. Although, very efficient for midrange sampling frequencies (<1000 MHz) for higher operating frequencies, the implementation is limited by the parasitic poles due to the current mirroring operations needed. Alternative solutions may offset this issue in advanced technologies. Notice that the current mode quantizer requires additional static power consumption to generate the current comparison references. Since the demand of higher BWs is always increasing, it is important to propose a voltage-mode solution that can achieve higher sampling rates employing conventional voltage-mode flash analog-to-digital converters (ADCs).

This paper presents a summing amplifier based on a common-gate current buffer that decouples the dependency of the closed-loop gain and the design specifications of the summing amplifier OpAmp. This approach enables high-frequency operation for closed-loop transimpedance amplifiers (TIAs) and relaxes the power consumption requirements. Moreover, the addition of the current buffer provides an extra degree of freedom for the design of a closed-loop OpAmp with optimum step response for high-frequency operation. Detailed analysis of design for the optimum phase margin and its best step response is presented. This simple approach avoids adding extra capacitors for phase margin compensation, which introduces additional delay that limits the performance at gigahertz operation.

This paper is organized as follows. Section II presents the implemented architecture and discusses associated system-level details. Section III presents an analysis for optimum step response of a closed-loop summing stage. Section IV presents the detailed circuit implementation of the most relevant blocks. Section V discusses the obtained measurement results. Finally, Section VI presents a summary of the results and conclusions.

## II. MODULATOR'S ARCHITECTURE

The selected CT $\Sigma$   $\Delta$ M architecture shown in Fig. 1 utilizes a third-order filter and a 4-b quantizer. FF topology is selected due to its simplicity and robustness. Fig. 2(a) shows the selected filter architecture with a conventional summing amplifier, for which the specifications of  $A_{v3}$  are defined by the FF gain factors, ELD compensation coefficient, clock frequency,

and quantizer's input load, which make this implementation unpractical for gigahertz-range clock frequencies. Fig. 2(b) shows the filter architecture, including the conceptual proposed current buffer. The second-order portion of the filter is implemented employing a multiple feedback (MFB) SAB and is formed by  $R_2$ ,  $R_3$ ,  $R_4$ ,  $C_v$ ,  $C_2$ , and  $A_{v2}$ ; one of the FF path coefficients is embedded on the SAB and realized with a single capacitor  $C_x$ . The overall transfer function for the MFB SAB is given in (1). The remaining two FF paths implemented by  $R_{f1}$  and  $R_{f2}$ , and the ELD compensation fast-DAC (FDAC) are combined at the low impedance nodes available at the output of the current buffer block and the input of the TIA formed by  $A_{v3}$  and  $R_{fb}$ . The quantizer uses a 4-b flash. Also, the main-DAC (MDAC) and FDAC were implemented with current steering architectures. Flip-flops sample the output data from the quantizer to synchronize the feedback data with the desired clock edge [2]

$$\frac{V_{ox,,2}}{V_{ox,,1}} = -\frac{(1 + sR_2C_x)\left(\frac{1}{R_3R_2(C_x + C_y)C_2}\right)}{s^2 + s\frac{\left(\frac{R_3R_4}{R_2}C_2 + R_3C_2 + R_4C_2\right)}{R_3R_4(C_x + C_y)C_2} + \frac{1}{R_3R_4(C_x + C_y)C_2}}.$$
(1)

The proposed current-mode adder (implementation details are given in Section IV) isolates the resistors and the input of the amplifier  $A_{v3}$ . Connecting  $R_{f1}$  and  $R_{f2}$  directly to the amplifier's input used in conventional solutions [Fig. 2(a)] reduces the feedback factor  $(\beta)$  and then demands more dc gain and BW from  $A_{n3}$  to maintain loop functionality. Furthermore, since  $A_{v3}$  processes the pulsed signal generated by FDAC, it requires a very fast transient response. If implemented with a single dominant pole, the settling time of  $A_{v3}$  is inversely proportional to the amplifier's transconductance and feedback factor  $\beta[18]$ , and proportional to the load impedance. For high sampling rates (smaller time for settling) and small  $\beta$ , the OpAmp specifications steadily increase in both circuit complexity and power consumption. In the proposed solution, the current-mode buffer isolates the FF resistors from the TIA input. If the buffer provides a current gain of one, the FF coefficient gain is defined by the ratio of resistors as in the conventional summing amplifier. However, the selected closedloop gain does not define the specifications for  $A_{v3}$ , since  $\beta$  is defined by  $R_{\rm fb}$  and the output impedance from the current buffer. To ensure Av<sub>3</sub> stability, the impedance looking back at the current buffer and FDAC is adjusted to make  $\beta$  close to the optimum value. The latter enables fast settling time and power consumption reduction while ensuring loop functionality.

The implementation of an active summing amplifier with high gain can also help to relax the specifications from other building blocks. Fig. 3(a) shows the effect of a passive summing node that provides attenuation; hence, as the swing at the internal nodes of the loop filter and FDAC increase, more current and a larger output swing range is required from the OpAmps. However, if an active architecture with gain is used as shown in Fig. 3(b), the output swings at the internal nodes of the filter are reduced demanding less output current, and the swing specifications are relaxed allowing lower voltage operation with superior linearity.



Fig. 2. (a) The block diagram of a  $CT\Sigma \Delta M$  with conventional summing amplifier. (b) The block diagram of the selected  $CT\Sigma \Delta M$  architecture with summing amplifier and conceptual current buffer.

b)



Fig. 3.  $CT\Sigma\Delta M$  voltage swing. (a) Passive summing node implementation with attenuation. (b) Active summing amplifier with gain.

# III. HIGH-FREQUENCY CURRENT-MODE BUFFER AND ELD IMPLEMENTATION

This section discusses the design specifications for the power optimization of closed-loop OpAmps operating in the gigahertz range. The small-signal model of the ELD circuit with current buffer for the OpAmp and FDAC is shown in Fig. 4.  $R_{\rm buf}$  represents the impedance looking back into the current buffer,  $R_{\rm fb}$  is the OpAmp resistor in feedback, OpAmp  $A_{v3}$  is represented by the voltage-controlled current source  $g_m \cdot V_x$  and the output resistor  $R_o$ , the load capacitor  $C_L$  is dominated by the input capacitance of the quantizer,  $I_{\rm FDAC}$  represents FDAC output current, and  $C_{\rm in}$  is the parasitic

capacitance at node  $V_x$  composed by the input capacitance of  $A_{v3}$  and the parasitics from FDAC and current buffer.

The conventional analysis of OpAmp circuits with passive components connected in feedback normally yields a first-order solution if the input parasitic capacitance  $C_{\rm in}$  is very small compared with the load capacitor ( $C_L \ll C_{\rm in}$ ). The step response is then characterized by a first-order differential equation, where the small signal transconductance required for a settling time error  $\varepsilon$  within a time period  $T = 1/2 f_s$  leads to the following result [20]:

$$g_m = \frac{2\ln\left(\frac{1}{\varepsilon}\right)C_L f_s}{\beta} - \frac{1}{\beta R_L}$$
 (2)



Fig. 4. Small signal model of summing amp with current buffer included.



Optimum feedback factor and transconductance required versus feedback resistor sweep while maintaining  $\zeta = 0.9$ .



Fig. 6. Feed forward resistors and FDAC current versus  $R_{\rm fb}$  value.

where  $f_s$  is the sampling frequency at which the pulses from the FDAC are received,  $\varepsilon$  is the desired settling error,  $R_L$  is the output resistance, including the loading effect from  $R_{\rm fb}$ .  $R_L = R_o \| R_{\rm fb}$  and  $\beta$  represent the feedback factor,  $\beta =$  $R_{\rm buf}/(R_{\rm buf}+R_{\rm fb})$ . The use of the current buffer allows us to increase the value of  $\beta$  since  $R_{\text{buf}}$  can be made very large. It is clear from (2) that when  $\beta$  is maximum (closer to one) the minimum transconductance gain is needed. This makes the implementation of the current buffer very attractive for low-power applications. For high-frequency operation, a more complete analysis needs to be performed to ensure amplifier stability.

For higher frequencies and advanced process technologies,  $C_{\rm in}$  can be within one order of magnitude smaller than  $C_L$ .



Fig. 7. ELD step response: no buffer (red), with buffer (blue), and with buffer using controlled output impedance (green).

Thus, including the effect of  $C_{\rm in}$  leads to a second-order transimpedance function

$$\frac{V_{\text{out}}}{I_{\text{FDAC}}} = -\frac{\left(g_m - \frac{1}{R_{\text{fb}}}\right) \frac{1}{C_{\text{in}}C_L}}{s^2 + s\left(\frac{1}{R_{\text{fb}}C_{\text{in}}\beta} + \frac{1}{C_LR_L}\right) + \frac{1}{\beta R_{\text{fb}}R_LC_{\text{in}}C_L} + \frac{\left(g_m - \frac{1}{R_{\text{fb}}}\right)}{R_{\text{fb}}C_{\text{in}}C_L}}.$$
(3)

According to this result, the natural frequency and damping factor can be obtained as

$$\omega_n^2 = \frac{1 + \beta R_L \left( g_m - \frac{1}{R_{\rm fb}} \right)}{\beta R_{\rm fb} R_L C_{\rm in} C_L} \approx \frac{g_m}{R_{\rm fb} C_{\rm in} C_L} \tag{4}$$

$$\omega_{n}^{2} = \frac{1 + \beta R_{L} \left(g_{m} - \frac{1}{R_{\text{fb}}} \right)}{\beta R_{\text{fb}} R_{L} C_{\text{in}} C_{L}} \approx \frac{g_{m}}{R_{\text{fb}} C_{\text{in}} C_{L}}$$

$$\zeta = \frac{\frac{1}{R_{\text{fb}} C_{\text{in}} \beta} + \frac{1}{C_{L} R_{L}}}{2 \cdot \sqrt{\frac{1 + \beta R_{L} \left(g_{m} - \frac{1}{R_{\text{fb}}}\right)}{\beta R_{\text{fb}} R_{L} C_{\text{in}} C_{L}}}} \approx \frac{\frac{1}{R_{\text{fb}} C_{\text{in}} \beta} + \frac{1}{C_{L} R_{L}}}{2 \sqrt{\frac{g_{m}}{R_{\text{fb}} C_{\text{in}} C_{L}}}}.$$
 (5)

The step response is a strong function of the damping factor  $\zeta$ . The best tradeoff between settling time and overshoot is obtained when a damping factor between 0.7 and 1 is used, which is equivalent to having a loop phase margin in the range of 65° to 76°. In this design, we selected a nominal  $\zeta = 0.9$ for a peaking within 2% of the final value maintaining a safety range to accommodate phase margin degradation due to PVT variations between 65° and 76°.

For an underdamped system ( $\zeta$  < 1), the settling time is computed as follows [21]:

$$t_s = \frac{-\ln(\varepsilon\sqrt{1-\zeta^2})}{\zeta\omega_n}. (6)$$

In this equation,  $\varepsilon$  and  $t_s$  are usually defined by systemlevel specifications, such as allowed settling error and clock frequency, respectively. Since  $\zeta$  is set at 0.9 for the fastest settling time, the only design variable that needs to be calculated is the natural frequency  $\omega_n$ 

$$\omega_n = \frac{-f_s \ln(\varepsilon \sqrt{1 - \zeta^2})}{\zeta}.$$
 (7)



Fig. 8. Current buffer and ELD path implementation.



Fig. 9. Current ratio between conventional summing amp and proposed summing amp with current buffer.



Fig. 10. Small-signal model, common gate buffer with bias transistor diode connected.

Once  $\omega_n$  is found, the design component values can be calculated from (4) and (5). From these equations, some variables are fixed and can be estimated from some of the components in the design, i.e.,  $C_L$  is mainly dominated by the parasitic capacitance at the input of the quantizer and layout trace parasitics, and  $C_{\rm in}$  is dominated by the parasitic capacitance from the FDAC.

The following equation is obtained from (5):

$$\beta_{\text{optimal}} \cong \frac{1}{C_{\text{in}} R_{\text{fb}} \left( 2\zeta \omega_n - \frac{1}{C_L R_L} \right)}.$$
(8)

This result shows that, in a second-order system,  $\beta=1$  is not necessarily the optimum value in terms of settling time

for a step response. The optimal value of  $\beta$  is the one that optimizes loop response for the desired  $\zeta = 0.9$  value; hence, the optimal value for  $\beta = \beta_{\text{optimal}}$  can be plotted with respect to  $R_{\text{fb}}$  as shown in Fig. 5 (black line).

Also, from (4), the amplifier's transconductance can be obtained as

$$g_m \cong \omega_n^2 R_{\text{fb}} C_{\text{in}} C_L - \frac{1}{\beta_{\text{optimal}} R_L} + \frac{1}{R_{\text{fb}}}.$$
 (9)

The required transconductance is a nonlinear function of  $R_{\rm fb}$  as shown in Fig. 5 (blue line). A comparison of  $\beta$  and  $g_m$ values needed for the selected damping factor with respect to  $R_{\rm fb}$  is shown. The parameter values were obtained from layout extraction,  $C_L = 400$  fF,  $C_{\text{in}} = 40$  fF, and  $R_L = 5$  K $\Omega$ . As expected, the smaller the value for  $R_{\rm fb}$ , the smaller the required  $g_m$  will be, and the closer to one the value of  $\beta$  is. If an ideal current buffer is considered, the ideally large output impedance will make  $\beta = 1$ , which will also require less transconductance. However, Fig. 5 shows that for the desired damping factor,  $R_{\rm fb}$  is fixed to a small value. For a practical implementation, there is a limit on how small  $R_{\rm fb}$  can be. A very small resistor value will produce excessive loading, not only on the summing amplifier OpAmp but also on the loop filter OpAmps since the FF coefficients are determined by the ratio of  $R_{\rm fb}$  and  $R_{f1,2}$ . Also, a small value of  $R_{\rm fb}$  will require a large current value for FDAC to recover a full-scale signal, which increases the modulator's power consumption and silicon area. Therefore, it is desired to have some control on the output impedance of the buffer to define  $R_{\rm fb}$  and  $\beta_{\rm optimal}$ to improve power efficiency and maintain the desired step

Fig. 5 also shows the value of  $g_m$  for the cases with and without buffer for selected step response in both cases. The reduction of transconductance needed is significant from 58 mA/V down to 16.8 mA/V. For the case without the current buffer,  $\beta$  is fixed by the FF coefficients which are defined by system level design specifications of the loop filter. Therefore,  $R_{\rm fb}$  and  $g_m$  need to be adjusted accordingly to obtain the desired damping factor and maintain the desired step response. Without the buffer to maintain  $\zeta = 0.9$ , the required  $g_m$  is 58 mA/V and  $R_{\rm fb}$  is in the range of 15 k $\Omega$ .



Fig. 11. Two-stage OpAmp used in the analog loop filter.



Fig. 12. Gain and phase response for the amplifier used in the first stage;  $A_{v1}$  in Fig. 1.

With the buffer implementation, the preferred  $R_{\rm fb}$  was as small as possible to reduce current without affecting the design of other blocks. Also,  $\beta$  was adjusted accordingly by adjusting the output impedance of the buffer. The use of the proposed current buffer adds an extra degree of freedom since  $\beta$  can be adjusted independently of the FF coefficients. Since both equations are quadratic and inversely proportional, an increase in  $\beta$  will generate a significant reduction of  $g_m$ .

Fig. 6 shows the effect of  $R_{\rm fb}$  on the FF resistors  $R_{f1,2}$  and on the FDAC current. The selected  $R_{\rm fb}$  value of 4500  $\Omega$  was chosen mainly to avoid having  $R_{f1,2}$  values lower than 500  $\Omega$ , which can add loading to the loop filter OpAmps. Also, as is shown a smaller resistor will require more current from the FDAC this could increase the silicon area needed.

Section IV discusses the implementation and details on how to adjust the impedance looking back at the current



15 unit

Fig. 13. Current steering MDAC and FDAC implementation.

buffer to control  $\beta$ . Fig. 7 shows the effect of  $\beta$  to a current step response for three different cases: 1) without the current buffer; 2) with a high output impedance buffer; and 3) with a controlled output impedance buffer. For all these cases, the transconductance gain was set at 16.8 mA/v and  $R_{\rm fb}$ 



Fig. 14. 4-b quantizer building blocks.



Fig. 15. Chip microphotograph.

was fixed. The dashed line indicates the available clock period; for proper operation, it was targeted 50% of the clock period for the OpAmp to settle, to allow the other 50% for quantizer and FDAC delays.  $\beta=1$  reduces the damping factor and degrades the phase margin, producing ringing that drastically affects its settling time. Without a buffer, the settling error is 30 %. With the buffer and adjusted  $\beta$ , the amplifier settles with less than a 3 % error.

# IV. CIRCUIT IMPLEMENTATION

# A. Common Gate Current Buffer With Output Impedance Control

Fig. 8 shows the implementation of the current buffer ELD summing amplifier. The current buffer is implemented with a common gate  $(M_1)$  configuration.  $A_{v3}$  and  $R_{fb}$  implements the TIA that converts the current difference from the current buffer and FDAC to voltage, and drives the quantizer. Transistors  $M_2$  and  $M_3$  provide the bias current for the current buffer  $M_1$ .  $M_2$  also controls the impedance looking back at the output of the current buffer; the gate of  $M_2$  is ac coupled to the output of the current buffer. This connection creates an equivalent impedance at medium and high frequencies of  $\sim 1/gm_2$ , therefore,  $R_{buf} = 1/gm_2$ . For the selected  $R_{fb} = 4500 \ \Omega$  and the  $\beta$  value shown in Fig. 5 for the desired damping factor, the

optimum output impedance from the buffer is  $R_{\text{buf}} = 1420 \ \Omega$ . Since  $M_2$  was needed already to provide the bias current for  $M_1$ , no extra current was added for  $\beta$  control. Fig. 8 also shows the power consumption for each of the blocks. The bias current for the buffer is 640  $\mu$ A, with 320  $\mu$ A in each arm. The buffer's current consumption is small compared with the current saved in  $A_{n,3}$ , which was reduced from 7.5 mA without the buffer down to 2.05 mA with the buffer. The differential pair transistors in  $A_{v3}$  are designed with a transconductance efficiency of  $g_m/I_d = 16$  to make sure that the transistor have a small  $V_{\rm dsat}$  for low voltage operation, but still operates in saturation region. In order to maintain  $M_1$  in saturation, the common mode voltage from  $A_{v3}$  ( $V_{cm} = V_{dd}/2 + 50$  mV) is above the midrail. The amplifiers from the filter  $A_{V1}$  and  $A_{V2}$ have a common mode below midrail ( $V_{dd}/2-50$  mV). Even though the common mode from the filter is reduced, it remains a bit higher than the voltage at the source of  $M_1$ , which is set by  $V_{dd}-V_{gs1}$ . Therefore, an small dc current flows through  $R_{f1}$  and  $R_{f2}$ , around 60  $\mu$ A total. The increase of  $V_{cm}$  on  $A_{v3}$  also helps to relax the operation of the comparators in the quantizer. Moreover, the low voltage swing at the output of the filter OpAmps allows the reduction of  $V_{cm}$  without any penalty.

The current buffer reduces the power consumption of the summing amplifier but there are some characteristics that need to be consider. The current buffer increases system's thermal noise. However, since the buffer is located after the loop filter, the noise is shaped by loop gain. Also, the extra bias current used in the current buffer needs to be consider when comparing this topology with a conventional summing amp. Fig. 9 shows the ratio between the current of a conventional summing amp, and the current needed for the proposed summing amp with current buffer as function of frequency of operation. Equation (6) was used to compute current values; for the case of the summing amp with current buffer the dc current of the buffer is 640  $\mu$ A. The resistor values used in this computation were exactly the same found in Fig. 5, only  $\omega_n$ was adjusted to maintain similar step response. At the point in which the current ratio is one, the current required for both architectures is the same, with the specifications defined by this design, the breakeven point is located at 970 MHz; if the sampling frequency is around this frequency both architectures



Fig. 16. ADC measurement setup.

will require the same bias current. Moreover, if the current ratio becomes larger than unity the proposed summing amp with current buffer is more power efficient. At 3.2 GHz, the proposed approach is three times more power efficient.

In terms of circuit sensitivity to PVT variations, the main issues are the variations of  $gm_2$  and  $R_{\rm fb}$  which define  $\beta$  and, therefore, the damping factor and transconductance as shown by (8) and (9). For  $gm_2$ , we can expect variations in the range of  $\pm 10\%$ , and for  $R_{\rm fb}$ , we expect variations in the range of  $\pm 20\%$ . However, simulation showed that the damping factor remained between 0.7–1 maintaining good system performance. Also, in case the ELD coefficient needs to be adjusted due to PVT variations for this prototype, external trimming of the bias current for FDAC is available.

#### B. Current Buffer Input Impedance

The accuracy of the FF coefficient values depends on the proper generation of a low impedance node at the source of  $M_1$ , e.g.,  $Z_{\rm in} \ll R_{f1}||R_{f2}$ .  $M_2$  generates a loop that decreases the impedance seen by the FF resistors. Fig. 10 shows the small signal for the input impedance of the used current buffer, including the effect of  $M_2$ . The small signal input impedance can be approximated as follows:

$$Z_{in} = \frac{V_s}{I_{\sum}} \approx \frac{1}{g_{m1} \left( 1 + g_{m2} \left( \frac{R_{fb}}{1 + A_{v3}(s)} \right) \right)}$$
(10)

where  $A_{v3} \cong (g_{m3} - 1/R_{fb})(R_o||R_{fb})$  is the gain of amplifier  $Av_3$ . As shown in (10),  $g_{m2}$  helps to reduce the input impedance of the buffer, and then improves the accuracy of the FF coefficients. If the feedback capacitors attached to the gate of  $M_2$  are removed, the current buffer's high frequency input impedance is approximately  $Z_{in} \approx 1/g_{m1}$ .

### C. Analog Loop Filter Operational Amplifier

The filter's OpAmps were implemented employing a twostage topology with FF frequency compensation for a highfrequency operation [20], with Fig. 11 showing the schematic. The input stage formed by  $M_{1-9}$  is a cascode architecture to provide high gain. The common mode feedback is self-biased using  $R_{1,2}$ ;  $C_{1,2}$  are used to ensure the CMFB loop stability. Transistors  $M_{12-13}$  implement the second stage, and transistors  $M_{10-11}$  implement the FF path with a pseudodifferential pair that reuses the current used in  $M_{12-13}$ . The input signal is ac-coupled to the gate of  $M_{10-11}$  to optimize the amplifier frequency response. Active common-mode feedback is used in the second stage to have better control of the output common mode level. The entire amplifier consumes a total of 5.9 mW, including the common-mode feedback.

The gain and phase responses of the amplifier are shown in Fig. 12, where the first OpAmp ( $A_{v1}$  in Fig. 1) provides a dc gain of 46 dB with a GBW of 7.8 GHz and a phase margin of 81°, the OpAmp is loaded with the next stage input load and the integrator capacitor. It was verified by simulation that the obtained gain is sufficient to reduce the noise from the backend circuits. The high frequency zero, due to the FF frequency compensation, is visible over 2 GHz, and it does not significantly affect amplifiers settling time. The second amplifier  $A_{v2}$  is a scaled version of the first one and consumes a total power of 1.9 mW.

#### D. Current Steering DAC

The 4-b main feedback DAC employs 15 cells of pMOS cascode current source  $M_{1,2}$  and a pair of current-steering switches  $M_{3,4}$ , as shown in Fig. 13. Each current source cell  $M_{1,2}$  is designed to carry a nominal current of 67  $\mu$ A (1  $I_{LSB}$ ). The current source device,  $M_1$  was sized to achieve a device matching better than 0.5% (3 $\sigma$ ); behavioral simulations show that these tolerances could reduce modulator's SNDR down to 64 dB for 5 of every 100 parts. For the case 1 $\sigma$  variations in DAC transistors, the harmonic distortion is still under -70 dB. If the same linearity wants to be maintained for a yield of 2 $\sigma$  or higher most likely some matching calibration methodologies would be required. Transistor  $M_2$  was included to increase the output resistance of each cell and to decouple the large parasitic capacitor of  $M_1$  from the current steering-



Fig. 17. Measured output spectrum with -1 dBFS input signal at 10.5 MHz; measured SNDR = 65.5 dB.



Fig. 18. Measured output spectrum with -1 dBFS at 48.5-MHz input signal versus no input signal.



Fig. 19. Measured output spectrum with two tone test.

switches,  $M_{3,4}$ , for high-speed operation. A pair of nMOS cascade current sources  $M_{5,7}$  and  $M_{6,8}$  were each designed to carry a nominal current of 500  $\mu$ A (7.5  $I_{LSB}$ ), which ensures an equal common-mode level between the CT $\Sigma$   $\Delta$ M's input and DAC's output. With 500  $\Omega$  of CT $\Sigma$   $\Delta$ M's input resistors, the equivalent CT $\Sigma$   $\Delta$ M's full-scale differential input range is 1  $V_{np}$ .

The current-steering switches,  $M_{3,4}$ , are designed to operate in saturation region to improve DAC output impedance.



Fig. 20. Current consumption break down, including the current reduction on  $A_{v3}$  from 8.3 mW down to 2.25 mW.



Fig. 21. SNR/SNDR versus input signal power.

In addition, these transistors are driven by a low-crossing switch driver [22] to ensure that none of them turns OFF completely during switching. This design choice minimizes feed-through current from parasitic gate to drain capacitances  $C_{\rm gd}$  of  $M_{3,4}$ . FDAC is a scaled version of MDAC, where the individual cell currents and area were reduced by a factor of 9.

### E. 4-b Quantizer

The 4-b quantizer incorporates a flash-type ADC running at a 3.2-GHz sampling frequency. The flash converter consists of 15 identical slices, as shown in Fig. 14. Each slice is composed of a preamplifier, a strong-arm comparator and an SR-Latch. The preamplifier compares the input to one of 15 differential reference levels generated by a resistive ladder. The value of the unit resistor is selected such that it minimizes the reference ripples to below one fourth of the LSB level. Kick-back noise from the sampling clock is further attenuated by the preamplifier, which provides isolation between the input and the sampling stage. The preamplifier input pair sizing is selected to minimize the effect of offset and the cross-connection of differential inputs and reference inputs is used to minimize common mode variations at the comparator input.

The comparator used here is a strong-arm latch [23], followed by a balanced SR-latch [24]. The comparator architecture is selected to achieve optimal delay-power tradeoff, where the comparator consists of one stage that performs both signal

| Publication                    | This   | [2]     | [4]     | [3]     | [6]        | [9]    | [8]    |
|--------------------------------|--------|---------|---------|---------|------------|--------|--------|
|                                | Work   | JSSC11  | ISSCC12 | JSSC12  | JSSC14     | JSSC15 | JSSC15 |
| Architecture                   | Single | Single  | Single  | Single  | MASH       | Single | MASH   |
| Process (nm)                   | 40     | 45      | 45      | 65      | 28         | 20     | 28     |
| Order                          | 3      | 4       | 3       | 6       | 0-3        | 4      | 3-1    |
| FS (GHz)                       | 3.2    | 4       | 6       | 4       | 3.2        | 2.184  | 1.8    |
| BW (MHz)                       | 75     | 125     | 60      | 75      | 53.3       | 80     | 50     |
| SNR(dB)                        | 66.8   | 65.5    | 61.5    |         | 83.1       | 70     | 76.8   |
| SNDR (dB)                      | 65.5   | 65      | 60.6    |         | 71.4       | 67.5   | 74.9   |
| VDD (V)                        | 1.1    | 1.1/1.8 |         | 1.0/2.5 | 0.9/1.8/-1 |        |        |
| Power (mW)                     | 22.8   | 260     | 20      | 750     | 235        | 23     | 80.4   |
| Area (mm <sup>2</sup> )        | 0.072  | 0.9     | 0.49    | 5.5     | 0.9        | 0.1    | 0.34   |
| FoM <sub>1</sub> (fJ/conv bit) | 98     | 715     | 190     |         | 726        | 74.2*  | 177    |
| $FoM_2$ (dB)                   | 163    | 157     | 160     | 159     | 171.6      | 168    | 172.9  |
| FoM <sub>3</sub> (dB)          | 161    | 152     | 155     |         | 155        | 163    | 171    |

TABLE I RESULT SUMMARY AND COMPARISON TABLE

\*After off-line digital calibration  $FoM_1 = Power/(2 \cdot BW \cdot 2^{(SNDR-1.76)/6.02})$ 

 $FoM_2 = DR + 10 \cdot log_{10}(BW/Power)$ 

 $FoM_3=SNDR+10 \cdot log_{10}(BW/Power)$ 

amplification and latch regeneration. Since the quantizer is in the modulator's high-speed feedback path and is used to fulfill loop stability requirements, the signal delay through the quantizer needs to be less than 125 ps. Therefore, lowthreshold transistors are employed in the design to achieve this delay requirement.

### V. MEASUREMENT RESULTS

A prototype of the proposed  $CT\Sigma \Delta M$  was fabricated in a 40-nm LP8M process. The chip microphotograph is shown in Fig. 15. The chip active area is 0.072 mm<sup>2</sup>. The modulator consumes 22.85 mW, including the digital power, with most of this power consumed by the input integrator ( $A_{v1}$  in Fig. 1) and the flash quantizer.

Fig. 16 shows the measurement setup. On-board low dropout regulators were used to generate a low-noise 1.1-V reference for the analog and digital blocks. The test input signal was generated from a Rohde&Schwarz SMB100A signal generator. Passive bandpass filters were used to minimize the noise contribution from the signal generator.

A low jitter 3.2-GHz differential clock signal was provided from Agilent N4965A. This instrument provides a low swing clock and an rms jitter of around 0.8 ps. The 4-b data comes out of the chip at the 3.2-GHz clock frequency. Transmission lines were carefully designed to ensure good data integrity. LVPECL output drivers were implemented on chip to drive the four channels of an Agilent DSA91304A digital signal analyzer with 40-GS/s maximum operation rate. The data channels were captured and postprocessed using MATLAB.

Fig. 17 shows the measured output spectrum of the modulator for a 10.5-MHz input signal with -1 dBFS input power. The measured SNDR over the 75-MHz BW was 65.5 dB, and the total harmonic distortion for a single tone test is under -76.3 dB. According to these results, the modulator's performance is limited by thermal and quantization noise with

an SNR of 66.8 dB. The out-of-band noise shape is the result of an increase of the loop delay due to increased delay from the comparator and flip-flops in the quantizer.

Fig. 18 shows the modulator's performance for a higher frequency input; a 48.5 MHz with -1 dBFS input tone. The output power spectrum for an out-of-band very small input signal is shown as an overlaid in Fig. 18. The noise floor level is almost the same for both cases.

The linearity of the loop and MDAC was tested employing the two-tone test at 10 and 11 MHz, as shown in Fig. 19. Each tone magnitude was -7 dBFS, and the measured IM3 was -73.1 dB. If a higher resolution is required, it will demand more silicon area from MDAC to suppress the remainder nonlinearity or have to include a calibration scheme. Fig. 20 shows the current consumption for each building block; the current consumption on  $A_{n,3}$  reduces from 8.3 mW of the conventional case down to 2.25 mW for the proposed architecture. Fig. 21 shows a comparison of the SNR and SNDR performances with respect to input signal power. As expected, since the system is limited by noise, the SNDR plot has a maximum degradation of less than 1 dB compared with the SNR plot. This plot includes the thermal noise contribution of the input signal that is not suppressed by the external bandpass filter.

Table I summarizes the performance of the fabricated chip and compares the results with recent state-of-the-art publications of  $CT\Sigma \Delta M$ 's with BW > 50 MHz. This paper presents the best Walden's figure of merit (FoM) (FoM<sub>1</sub>) reported for uncalibrated broadband  $CT\Sigma \Delta M$  implementations without any off-chip data postprocessing. The FoM values are  $FoM_1 =$ 98(fJ/conv bit),  $FoM_2 = 163 (dB)$ , and  $FoM_3 = 161 (dB)$ .

#### VI. CONCLUSION

In this paper, we have described a power-efficient  $CT\Sigma \Delta M$ . The proposed implementation of a fast-path ELD compensation circuit based on a low-power current buffer can perform at gigahertz sampling frequencies. The implementation of the active fast path that provides gain allowed the reduction of analog power consumption from the loop filter then making the architecture more power efficient. The proposed summing amplifier with current buffer demonstrated that the realization of closed-loop amplifiers operating at gigahertz frequencies with low power consumption is feasible; the proposed approach can also be used in other architectures. The proposed architecture is very competitive when compared with previously reported state-of-the-art publications, and achieves the best power efficiency figure (Joules per conversion bit) for uncalibrated architectures for CT $\Sigma$   $\Delta$ M with BW > 50 MHz.

#### ACKNOWLEDGMENT

The authors would like to thank CONACYT for their support and TSMC for chip fabrication.

#### REFERENCES

- [1] L. Cho-Ying *et al.*, "A 25 MHz bandwidth 5th-order continuous-time low-pass sigma-delta modulator with 67.7 dB SNDR using time-domain quantization and feedback," *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1795–1808, Sep. 2010.
- [2] M. Bolatkale, L. J. Breems, R. Rutten, and K. A. Makinwa, "A 4 GHz continuous-time ΔΣ ADC with 70 dB DR and -74 dBFS THD in 125 MHz BW," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 2857–2868, Dec. 2011.
- [3] H. Shibata *et al.*, "A DC-to-1 GHz tunable RF  $\Delta\Sigma$  ADC achieving DR = 74 dB and BW = 150 MHz at  $f_0$  = 450 MHz using 550 mW," *IEEE J. Solid-State Circuits*, vol. 47, no. 12, pp. 2888–2897, Dec. 2012.
- [4] V. Srinivasan, V. Wang, P. Satarzadeh, B. Haroun, and M. Corsi, "A 20mW 61dB SNDR (60MHz BW) 1b 3<sup>rd</sup>-order continuous-time delta-sigma modulator clocked at 6GHz in 45nm CMOS," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers (ISSCC)*, Feb. 2012, pp. 158–160.
- [5] M. Andersson, M. Anderson, L. Sundstrom, S. Mattisson, and P. Andreani, "A filtering ΔΣ ADC for LTE and beyond," *IEEE J. Solid-State Circuits*, vol. 49, no. 7, pp. 1535–1547, Jul. 2014.
- [6] Y. Dong, W. Yang, R. Schreier, A. Sheikholeslami, and S. Korrapati, "A continuous-time 0–3 MASH ADC achieving 88 dB DR with 53 MHz BW in 28 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 49, no. 12, pp. 2868–2877, Dec. 2014.
- [7] J. G. Kauffman, P. Witte, M. Lehmann, J. Becker, Y. Manoli, and M. Ortmanns, "A 72 dB DR, CT ΔΣ modulator using digitally estimated, auxiliary DAC linearization achieving 88 fJ/conv-step in a 25 MHz BW," *IEEE J. Solid-State Circuits*, vol. 49, no. 2, pp. 392–404, Feb. 2014.
- [8] D. Y. Yoon, S. Ho, and H. S. Lee, "A continuous-time sturdy-MASH ΔΣ modulator in 28 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 2880–2890, Dec. 2015.
- [9] S. Ho, C. L. Lo, J. Ru, and J. Zhao, "A 23 mW, 73 dB dynamic range, 80 MHz BW continuous-time delta-sigma modulator in 20 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 50, no. 4, pp. 908–919, Apr. 2015.
- [10] C. Briseno-Vidrios, A. Edward, A. Shafik, S. Palermo, and J. Silva-Martinez, "A 75 MHz BW 68dB DR CT-ΔΣ modulator with single amplifier biquad filter and a broadband low-power common-gate summing technique," in *Proc. Symp. VLSI Circuits (VLSI Circuits)*, Jun. 2015, pp. C254–C255.
- [11] R. Zanbaghi, P. K. Hanumolu, and T. S. Fiez, "An 80-dB DR, 7.2-MHz bandwidth single opamp biquad based CT ΔΣ modulator dissipating 13.7-mW," *IEEE J. Solid-State Circuits*, vol. 48, no. 2, pp. 487–501, Feb. 2013.
- [12] C.-H. Weng, T.-A. Wei, E. Alpman, C.-T. Fu, and T.-H. Lin, "A continuous-time delta-sigma modulator using ELD-compensationembedded SAB and DWA-inherent time-domain quantizer," *IEEE J. Solid-State Circuits*, vol. 51, no. 5, pp. 1235–1245, May 2016.
- [13] S. Zeller, C. Muenker, R. Weigel, and U. Ussmueller, "A 0.039 mm<sup>2</sup> inverter-based 1.82 mW 68.6 dB-SNDR 10 MHz-BW CT-Σ Δ ADC in 65 nm CMOS using power- and area-efficient design techniques," *IEEE J. Solid-State Circuits*, vol. 49, no. 7, pp. 1548–1560, Jul. 2014.

- [14] S. Yan and E. Sanchez-Sinencio, "A continuous-time sigma-delta modulator with 88-dB dynamic range and 1.1-MHz signal bandwidth," *IEEE J. Solid-State Circuits*, vol. 39, no. 1, pp. 75–86, Jan. 2004.
- [15] Y.-S. Shu, J.-Y. Tsai, P. Chen, T.-Y. Lo, and P.-C. Chiu, "A 28fJ/conv-step CT ΔΣ modulator with 78dB DR and 18MHz BW in 28nm CMOS using a highly digital multibit quantizer," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers (ISSCC)*, Feb. 2013, pp. 268–269.
- [16] S. Ho, C.-L. Lo, J. Ru, and J. Zhao, "A 23 mW, 73 dB dynamic range, 80 MHz BW continuous-time delta-sigma modulator in 20 nm CMOS," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2014, pp. 1–2.
- [17] G. Mitteregger, C. Ebner, S. Mechnig, T. Blon, C. Holuigue, and E. Romani, "A 20-mW 640-MHz CMOS continuous-time Σ Δ ADC with 20-MHz signal bandwidth, 80-dB dynamic range and 12-bit ENOB," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2641–2649, Dec. 2006.
- [18] C. Briseno-Vidrios, A. Edward, N. Rashidi, and J. Silva-Martinez, "A 4 bit continuous-time ΣΔ modulator with fully digital quantization noise reduction algorithm employing a 7 bit quantizer," *IEEE J. Solid-State Circuits*, vol. 51, no. 6, pp. 1398–1409, Jun. 2016.
- [19] C.-J. Park, M. Onabajo, H. M. Geddada, A. I. Karsilayan, and J. Silva-Martinez, "Efficient broadband current-mode adder- quantizer design for continuous-time sigma-delta modulators," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 23, no. 9, pp. 1920–1930, Sep. 2015.
- [20] B. K. Thandri and J. Silva-Martinez, "A robust feedforward compensation scheme for multistage operational transconductance amplifiers with no Miller capacitors," *IEEE J. Solid-State Circuits*, vol. 38, no. 2, pp. 237–243, Feb. 2003.
- [21] B. C. Kuo, *Automatic Control Systems*. Englewood Cliffs, NJ, USA: Prentice-Hall, 1981.
- [22] K. Falakshahi, C.-K. K. Yang, and B. A. Wooley, "A 14-bit, 10-Msamples/s D/A converter using multibit ΣΔ modulation," *IEEE J. Solid-State Circuits*, vol. 34, no. 5, pp. 607–615, May 1999.
- [23] M. Matsui et al., "A 200 MHz 13 mm<sup>2</sup> 2-D DCT macrocell using sense-amplifying pipeline flip-flop scheme," *IEEE J. Solid-State Circuits*, vol. 29, no. 2, pp. 1482–1490, Dec. 1994.
  [24] B. Nikolic, V. G. Oklobdzija, V. Stojanovic, W. Jia, J. K.-S. Chiu,
- [24] B. Nikolic, V. G. Oklobdzija, V. Stojanovic, W. Jia, J. K.-S. Chiu, and M. M.-T. Leung, "Improved sense-amplifier-based flip-flop: Design and measurements," *IEEE J. Solid-State Circuits*, vol. 35, no. 6, pp. 876–884, Jun. 2000.



Carlos Briseno-Vidrios (S'14–M'16) received the B.S. degree (Hons.) in electrical engineering from the Institute of Technology of Ciudad Guzman, Ciudad Guzman, Mexico, in 2009, and the Ph.D. degree in electrical and computer engineering from Texas A&M University, College Station, TX, USA, in 2016.

In 2013, he was an Analog RF Design Intern with Broadcom, Irvine, CA, USA. During 2012 and 2014, he was an Analog Design Intern with Silicon Laboratories, Austin, TX, USA, where he is

currently a Design Engineer. His current research interests include low-power wideband ADCs, ADC digital calibration algorithms, and RF circuit design.



Alexander Edward (S'12–M'16) was born in Jakarta, Indonesia. He received the B.Eng. degree in electrical and electronic engineering from Nanyang Technological University, Singapore, in 2011, and the Ph.D. degree in electrical and computer engineering from Texas A&M University, College Station, TX, USA, in 2016.

In 2013 and 2014, he was a Hardware Intern with Nvidia Corporation, Richardson, TX, USA. He is currently an Analog Engineer with Intel Corporation, Hillsboro, OR, USA. His current research interests

include continuous-time sigma-delta modulator for wireless applications.



**Ayman Shafik** (S'04–M'14) received the B.Sc. and M.Sc. degrees from Ain Shams University, Cairo, Egypt, in 2005 and 2009, respectively, and the Ph.D. degree from Texas A&M University, College Station, TX, USA, in 2016, all in electrical engineering.

From 2005 to 2009, he was a Teaching and Research Assistant with the Electronics and Communication Engineering Department, Ain Shams University. From 2009 to 2015, he was a Teaching and Research Assistant with the Analog and Mixed Signal Center, Texas A&M University. During 2010,

he was a Design Intern with Broadcom Corporation, Irvine, CA, USA. During 2012, he was a Design Intern with Rambus Inc., Sunnyvale, CA, USA. He is currently a Senior Design Engineer with Silicon Laboratories, Austin, TX, USA. His current research interests include design of energy-efficient analog and mixed-signal circuits and systems.

Dr. Shafik was a recipient of the Cary N. Smith '34 Academic Excellence Award from Texas A&M University in 2015/2016.



Samuel Palermo (S'98–M'07) received the B.S. and M.S. degrees from Texas A&M University, College Station, TX, USA, in 1997 and 1999, respectively, and the Ph.D. degree from Stanford University, Stanford, CA, USA, in 2007, all in electrical engineering

From 1999 to 2000, he was with Texas Instruments, Dallas, TX, USA, where he was involved with the design of mixed-signal integrated circuits for high-speed serial data communication. From 2006 to 2008, he was with Intel Corporation, Hills-

boro, OR, USA, where he was involved with high-speed optical and electrical I/O architectures. In 2009, he joined the Electrical and Computer Engineering Department, Texas A&M University, where he is currently an Associate Professor. His current research interests include high-speed electrical and optical interconnect architectures, high-performance clocking circuits, and integrated sensor systems.

Dr. Palermo is a member of Eta Kappa Nu. He was a recipient of the 2013 NSF CAREER Award. He served as an Associate Editor for the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II from 2011 to 2015 and has served on the IEEE Circuits and Systems Society Board of Governors from 2011 to 2012. He is currently a Distinguished Lecturer for the IEEE Solid-State Circuits Society. He was a coauthor of the Jack Raper Award for Outstanding Technology-Directions Paper at the 2009 International Solid-State Circuits Conference and the Best Student Paper at the 2014 Midwest Symposium on Circuits and Systems. He received the Texas A&M University Department of Electrical and Computer Engineering Outstanding Professor Award in 2014 and the Engineering Faculty Fellow Award in 2015.



Jose Silva-Martinez (SM'98–F'10) was born in Puebla, Mexico. He received the M.Sc. degree from the Instituto Nacional de Astrofísica, Óptica y Electrónica (INAOE), Puebla, in 1981, and the Ph.D. degree from Katholieke Univesiteit Leuven, Leuven, Belgium, in 1992.

In 1993, he was with the Electronics Department, INAOE, and was the Head of the Electronics Department from 1995 to 1998. He was a co-founder of the Ph.D. program on electronics in 1993. He is currently with the Department of Electrical and

Computer Engineering, Texas A&M University (TAMU), College Station, TX, USA, where he is the Texas Instruments Professor. He is currently an Associate Department Head for Graduate Studies Affairs of the Department of Electrical and Computer Engineering, TAMU. He has authored over 115 and 170 journal and conference papers, respectively, two books and 12 book chapters and holds one granted patent and five more filed. His current research interests include the design and fabrication of integrated circuits for communication, radar, and biomedical applications. He has co-advised in testing techniques.

Dr. Martinez was a recipient of the 2005 Outstanding Professor Award by the Electrical Communication Engineering Department, TAMU, and the 2005 Best Doctoral Thesis Award presented by the IEEE Test Technology Technical Council and the IEEE Computer Society. He was also a recipient of the 1990 IEEE European Solid-State Circuits Conference Best Paper Award. He served as the Editor-in-Chief of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS from 2014 to 2015 and the Conference Chair of MWCAS-2014, a member of the IEEE Circuits and Systems Society (CASS) Distinguished Lecturer Program from 2013 to 2014, and a Senior Editorial Board Member of the IEEE JETCAS from 2014 to 2015. He has served as the IEEE CASS Vice President Region-9 from 1997 to 1998, and as an Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II from 1997 to 1998 and 2002 to 2003, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS from 2004 to 2005 and 2007 to 2008, and currently serves on the Board of Editors of three other major journals. He coauthored the papers that received the MWCAS 2011 and RF-IC 2003 Best Student Paper Awards.